{"payload":{"pageCount":4,"repositories":[{"type":"Public","name":"chisel-nix","owner":"chipsalliance","isFork":false,"description":"Nix scripts used to manage the chisel projects.","allTopics":[],"primaryLanguage":{"name":"Nix","color":"#7e7eff"},"pullRequestCount":1,"issueCount":0,"starsCount":20,"forksCount":1,"license":null,"participation":[0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,8,12,11,1,14,10],"lastUpdated":{"hasBeenPushedTo":true,"timestamp":"2024-09-20T16:37:48.255Z"}},{"type":"Public","name":"chisel","owner":"chipsalliance","isFork":false,"description":"Chisel: A Modern Hardware Design Language","allTopics":["chip-generator","chisel","rtl","chisel3","firrtl","scala","verilog"],"primaryLanguage":{"name":"Scala","color":"#c22d40"},"pullRequestCount":155,"issueCount":306,"starsCount":3921,"forksCount":589,"license":"Apache License 2.0","participation":[13,12,1,14,13,5,6,12,2,16,17,7,10,0,3,8,13,26,26,6,6,17,19,17,4,5,7,5,11,13,4,7,11,2,9,8,9,5,12,8,10,18,6,16,6,10,15,9,7,3,16,31],"lastUpdated":{"hasBeenPushedTo":true,"timestamp":"2024-09-20T15:56:41.854Z"}},{"type":"Public","name":"caliptra-sw","owner":"chipsalliance","isFork":false,"description":"Caliptra software (ROM, FMC, runtime firmware), and libraries/tools needed to build and test","allTopics":[],"primaryLanguage":{"name":"Rust","color":"#dea584"},"pullRequestCount":55,"issueCount":84,"starsCount":52,"forksCount":39,"license":"Apache License 2.0","participation":[16,29,29,20,31,15,13,24,18,9,35,26,12,0,2,18,24,11,14,12,8,12,16,15,6,14,15,4,5,4,4,6,0,1,6,8,1,9,4,3,2,3,6,3,1,1,1,2,4,1,2,3],"lastUpdated":{"hasBeenPushedTo":true,"timestamp":"2024-09-20T15:01:30.157Z"}},{"type":"Public","name":"t1","owner":"chipsalliance","isFork":false,"description":"","allTopics":[],"primaryLanguage":{"name":"Scala","color":"#c22d40"},"pullRequestCount":21,"issueCount":17,"starsCount":112,"forksCount":21,"license":"Apache License 2.0","participation":[9,5,1,3,7,14,9,35,57,26,16,49,35,15,32,10,17,34,33,10,4,25,39,27,25,34,8,27,32,17,11,14,22,33,21,13,18,16,17,25,49,16,12,40,38,21,15,25,45,32,22,1],"lastUpdated":{"hasBeenPushedTo":true,"timestamp":"2024-09-20T09:30:13.025Z"}},{"type":"Public","name":"synlig-logs","owner":"chipsalliance","isFork":false,"description":"","allTopics":[],"primaryLanguage":null,"pullRequestCount":0,"issueCount":0,"starsCount":0,"forksCount":0,"license":null,"participation":[0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0],"lastUpdated":{"hasBeenPushedTo":true,"timestamp":"2024-09-20T08:35:38.885Z"}},{"type":"Public","name":"synlig","owner":"chipsalliance","isFork":false,"description":"SystemVerilog support for Yosys","allTopics":[],"primaryLanguage":{"name":"Verilog","color":"#b2b7f8"},"pullRequestCount":7,"issueCount":65,"starsCount":157,"forksCount":21,"license":"Apache License 2.0","participation":[30,46,8,8,19,6,0,2,0,3,3,2,6,5,1,1,1,2,1,0,0,0,0,1,1,0,0,1,0,0,0,0,0,0,0,0,0,0,8,2,1,14,7,7,3,14,1,6,8,6,17,21],"lastUpdated":{"hasBeenPushedTo":true,"timestamp":"2024-09-20T08:10:18.212Z"}},{"type":"Public","name":"sv-tests-results","owner":"chipsalliance","isFork":false,"description":"Output of the sv-tests runs.","allTopics":[],"primaryLanguage":{"name":"HTML","color":"#e34c26"},"pullRequestCount":0,"issueCount":0,"starsCount":5,"forksCount":1,"license":null,"participation":[5,7,7,8,7,7,7,7,7,7,7,7,7,7,7,8,7,8,7,8,0,4,5,7,6,6,8,6,7,6,7,7,7,4,2,7,7,7,7,8,6,10,5,0,8,7,2,8,7,7,4,11],"lastUpdated":{"hasBeenPushedTo":true,"timestamp":"2024-09-20T03:03:50.634Z"}},{"type":"Public","name":"verible","owner":"chipsalliance","isFork":false,"description":"Verible is a suite of SystemVerilog developer tools, including a parser, style-linter, formatter and language server","allTopics":["productivity","analysis","style-linter","language-server-protocol","syntax-tree","lexer","yacc","systemverilog","hacktoberfest","lsp-server","systemverilog-parser","systemverilog-developer","sv-lrm","verible","parser","formatter","linter"],"primaryLanguage":{"name":"C++","color":"#f34b7d"},"pullRequestCount":22,"issueCount":466,"starsCount":1326,"forksCount":200,"license":"Other","participation":[2,0,2,3,4,1,0,2,0,0,0,14,25,7,3,2,0,1,35,18,18,21,11,20,15,0,7,4,3,12,7,10,6,0,0,7,4,17,17,5,12,8,2,0,0,21,4,0,4,3,1,12],"lastUpdated":{"hasBeenPushedTo":true,"timestamp":"2024-09-20T01:06:10.936Z"}},{"type":"Public","name":"sv-tests","owner":"chipsalliance","isFork":false,"description":"Test suite designed to check compliance with the SystemVerilog standard.","allTopics":["rtl","verilog","systemverilog","hdl","compliance-testing","symbiflow"],"primaryLanguage":{"name":"SystemVerilog","color":"#DAE1C2"},"pullRequestCount":22,"issueCount":45,"starsCount":285,"forksCount":75,"license":"ISC License","participation":[33,26,42,32,30,28,38,38,26,34,29,38,43,24,35,49,35,46,41,35,0,32,24,50,32,0,2,0,0,0,0,0,0,0,2,0,0,0,1,1,0,6,0,0,44,26,13,54,48,45,29,55],"lastUpdated":{"hasBeenPushedTo":true,"timestamp":"2024-09-20T00:09:58.340Z"}},{"type":"Public","name":"aib-phy-hardware","owner":"chipsalliance","isFork":false,"description":"Advanced Interface Bus (AIB) die-to-die hardware open source","allTopics":[],"primaryLanguage":{"name":"Verilog","color":"#b2b7f8"},"pullRequestCount":1,"issueCount":0,"starsCount":118,"forksCount":29,"license":"Apache License 2.0","participation":[0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,1,0,0,0,1,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0],"lastUpdated":{"hasBeenPushedTo":true,"timestamp":"2024-09-20T00:05:26.965Z"}},{"type":"Public","name":"caliptra-rtl","owner":"chipsalliance","isFork":false,"description":"HW Design Collateral for Caliptra RoT IP","allTopics":[],"primaryLanguage":{"name":"SystemVerilog","color":"#DAE1C2"},"pullRequestCount":10,"issueCount":66,"starsCount":65,"forksCount":36,"license":"Apache License 2.0","participation":[6,16,6,10,14,18,17,17,8,10,8,19,3,0,6,2,7,10,0,0,1,2,3,1,3,4,3,5,5,1,2,4,1,3,0,1,1,2,2,3,8,0,0,0,0,1,0,1,2,1,2,2],"lastUpdated":{"hasBeenPushedTo":true,"timestamp":"2024-09-19T19:40:08.405Z"}},{"type":"Public","name":"caliptra-ss","owner":"chipsalliance","isFork":false,"description":"HW Design Collateral for Caliptra Subsystem, which comprises Caliptra RoT IP and additional manufacturer controls.","allTopics":["security","rot","ocp","root-of-trust","caliptra","opencomputeproject"],"primaryLanguage":{"name":"SystemVerilog","color":"#DAE1C2"},"pullRequestCount":2,"issueCount":11,"starsCount":3,"forksCount":2,"license":"Apache License 2.0","participation":[0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,3,1,4,8,2,3,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,1,1,3,1,1,0,2,1,1],"lastUpdated":{"hasBeenPushedTo":true,"timestamp":"2024-09-19T17:58:29.285Z"}},{"type":"Public","name":"Surelog","owner":"chipsalliance","isFork":false,"description":"SystemVerilog 2017 Pre-processor, Parser, Elaborator, UHDM Compiler. Provides IEEE Design/TB C/C++ VPI and Python AST & UHDM APIs. Compiles on Linux gcc, Windows msys2-gcc & msvc, OsX ","allTopics":["parser","linter","preprocessor","antlr","verilog","python-api","systemverilog","uvm","elaboration","vpi","antlr4-grammar","parser-ast","vpi-api","vpi-standard"],"primaryLanguage":{"name":"C++","color":"#f34b7d"},"pullRequestCount":0,"issueCount":48,"starsCount":354,"forksCount":68,"license":"Apache License 2.0","participation":[45,11,11,25,6,11,14,14,0,4,5,19,12,4,0,13,10,0,0,0,2,2,0,0,0,0,0,0,0,0,0,0,1,7,0,0,0,0,0,0,0,0,0,1,0,5,1,0,0,0,2,2],"lastUpdated":{"hasBeenPushedTo":true,"timestamp":"2024-09-19T16:01:53.707Z"}},{"type":"Public","name":"Cores-VeeR-EL2","owner":"chipsalliance","isFork":false,"description":"VeeR EL2 Core","allTopics":["fpga","processor","riscv","rtl","risc-v","open-source-hardware","fusesoc","verilator","riscv32","western-digital","axi4","ahb-lite","asic-design","el2"],"primaryLanguage":{"name":"SystemVerilog","color":"#DAE1C2"},"pullRequestCount":6,"issueCount":20,"starsCount":244,"forksCount":73,"license":"Apache License 2.0","participation":[32,19,9,0,0,0,6,0,8,12,22,7,5,1,2,2,0,0,0,0,0,0,1,0,0,0,1,0,14,9,5,24,9,16,20,8,18,19,12,2,14,15,19,20,12,4,9,11,6,11,2,9],"lastUpdated":{"hasBeenPushedTo":true,"timestamp":"2024-09-19T13:55:08.002Z"}},{"type":"Public","name":"i3c-core","owner":"chipsalliance","isFork":false,"description":"","allTopics":[],"primaryLanguage":{"name":"SystemVerilog","color":"#DAE1C2"},"pullRequestCount":0,"issueCount":0,"starsCount":3,"forksCount":1,"license":"Apache License 2.0","participation":null,"lastUpdated":{"hasBeenPushedTo":true,"timestamp":"2024-09-19T07:30:32.513Z"}},{"type":"Public","name":"rocket-uncore","owner":"chipsalliance","isFork":false,"description":"","allTopics":[],"primaryLanguage":{"name":"Scala","color":"#c22d40"},"pullRequestCount":1,"issueCount":0,"starsCount":4,"forksCount":0,"license":null,"participation":[0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,5,1],"lastUpdated":{"hasBeenPushedTo":true,"timestamp":"2024-09-18T06:24:10.523Z"}},{"type":"Public","name":"rocket-chip","owner":"chipsalliance","isFork":false,"description":"Rocket Chip Generator","allTopics":["chisel","scala","rocket-chip","chip-generator","riscv","rtl"],"primaryLanguage":{"name":"Scala","color":"#c22d40"},"pullRequestCount":60,"issueCount":225,"starsCount":3169,"forksCount":1118,"license":"Other","participation":[18,2,3,8,3,4,6,8,5,7,1,0,6,6,4,5,7,11,14,2,6,2,16,5,12,26,6,7,2,2,15,1,1,6,6,7,3,3,0,3,11,1,3,2,3,1,14,5,0,1,1,1],"lastUpdated":{"hasBeenPushedTo":true,"timestamp":"2024-09-17T23:50:33.490Z"}},{"type":"Public","name":"verilator","owner":"chipsalliance","isFork":true,"description":"Verilator open-source SystemVerilog simulator and lint system","allTopics":[],"primaryLanguage":{"name":"C++","color":"#f34b7d"},"pullRequestCount":1,"issueCount":0,"starsCount":33,"forksCount":585,"license":"GNU Lesser General Public License v3.0","participation":null,"lastUpdated":{"hasBeenPushedTo":true,"timestamp":"2024-09-14T13:34:40.927Z"}},{"type":"Public","name":"firrtl-spec","owner":"chipsalliance","isFork":false,"description":"The specification for the FIRRTL language","allTopics":[],"primaryLanguage":{"name":"TeX","color":"#3D6117"},"pullRequestCount":17,"issueCount":23,"starsCount":39,"forksCount":27,"license":null,"participation":[2,0,0,0,0,1,21,23,0,1,5,4,0,0,0,0,3,2,1,2,24,7,3,5,0,3,4,0,1,5,0,2,0,0,3,0,1,0,0,2,2,0,2,1,1,2,5,2,3,0,2,1],"lastUpdated":{"hasBeenPushedTo":true,"timestamp":"2024-09-13T21:04:39.748Z"}},{"type":"Public","name":"idealchisel","owner":"chipsalliance","isFork":false,"description":"","allTopics":[],"primaryLanguage":{"name":"Scala","color":"#c22d40"},"pullRequestCount":0,"issueCount":0,"starsCount":1,"forksCount":0,"license":null,"participation":[0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,3,1],"lastUpdated":{"hasBeenPushedTo":true,"timestamp":"2024-09-13T15:10:57.499Z"}},{"type":"Public","name":"caliptra-dpe","owner":"chipsalliance","isFork":false,"description":"High level module that implements DPE and defines high-level traits that are used to communicate with the crypto peripherals and PCRs","allTopics":[],"primaryLanguage":{"name":"Rust","color":"#dea584"},"pullRequestCount":5,"issueCount":9,"starsCount":16,"forksCount":21,"license":"Apache License 2.0","participation":[2,6,18,1,2,0,2,0,9,4,6,6,5,0,2,0,1,3,4,0,4,3,3,2,2,5,0,0,0,0,0,0,2,0,0,0,1,1,0,0,0,0,0,0,0,0,0,0,2,0,1,0],"lastUpdated":{"hasBeenPushedTo":true,"timestamp":"2024-09-12T21:59:52.938Z"}},{"type":"Public","name":"Caliptra","owner":"chipsalliance","isFork":false,"description":"Caliptra IP and firmware for integrated Root of Trust block","allTopics":[],"primaryLanguage":null,"pullRequestCount":2,"issueCount":17,"starsCount":118,"forksCount":29,"license":"Apache License 2.0","participation":[13,7,4,3,2,9,1,2,0,0,1,1,3,0,0,1,0,1,0,0,0,0,3,4,0,0,0,1,0,0,0,0,0,0,0,0,0,3,0,0,0,0,2,0,2,0,0,0,0,1,0,0],"lastUpdated":{"hasBeenPushedTo":true,"timestamp":"2024-09-12T21:29:57.162Z"}},{"type":"Public","name":"dromajo","owner":"chipsalliance","isFork":false,"description":"RISC-V RV64GC emulator designed for RTL co-simulation","allTopics":[],"primaryLanguage":{"name":"C++","color":"#f34b7d"},"pullRequestCount":6,"issueCount":18,"starsCount":210,"forksCount":63,"license":"Apache License 2.0","participation":[0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,1,0,0,0,0,4,3,0,0,0,0,0,0,0,0,0,0,0,3,0,0,0,0,0,0,0,0,0,0,0,0,0,0,1,0],"lastUpdated":{"hasBeenPushedTo":true,"timestamp":"2024-09-11T23:41:08.578Z"}},{"type":"Public","name":"VeeR-EL2-Tock","owner":"chipsalliance","isFork":false,"description":"","allTopics":[],"primaryLanguage":{"name":"Rust","color":"#dea584"},"pullRequestCount":0,"issueCount":0,"starsCount":0,"forksCount":0,"license":"Other","participation":null,"lastUpdated":{"hasBeenPushedTo":true,"timestamp":"2024-09-09T11:24:44.595Z"}},{"type":"Public","name":"rvdecoderdb","owner":"chipsalliance","isFork":false,"description":"The Scala parser to parse riscv/riscv-opcodes generate","allTopics":[],"primaryLanguage":{"name":"Scala","color":"#c22d40"},"pullRequestCount":1,"issueCount":0,"starsCount":5,"forksCount":0,"license":null,"participation":[17,3,0,2,0,0,0,0,0,2,0,0,0,0,2,0,2,0,2,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,2,2,0,2,0,0,0,0,0,0,0,0],"lastUpdated":{"hasBeenPushedTo":true,"timestamp":"2024-09-09T10:25:21.682Z"}},{"type":"Public","name":"firtool-resolver","owner":"chipsalliance","isFork":false,"description":"","allTopics":[],"primaryLanguage":{"name":"Scala","color":"#c22d40"},"pullRequestCount":0,"issueCount":0,"starsCount":1,"forksCount":1,"license":null,"participation":[0,0,0,0,0,0,0,0,0,0,2,9,7,0,0,1,0,0,0,1,0,3,2,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,1,1,0,0,1,0,1,5,0,0,0,0,1,0],"lastUpdated":{"hasBeenPushedTo":true,"timestamp":"2024-09-06T19:39:45.646Z"}},{"type":"Public","name":"chips-alliance-website","owner":"chipsalliance","isFork":false,"description":"","allTopics":[],"primaryLanguage":{"name":"SCSS","color":"#c6538c"},"pullRequestCount":2,"issueCount":9,"starsCount":3,"forksCount":3,"license":"MIT License","participation":null,"lastUpdated":{"hasBeenPushedTo":true,"timestamp":"2024-09-05T23:26:55.080Z"}},{"type":"Public","name":"tac","owner":"chipsalliance","isFork":false,"description":"CHIPS Alliance Technical Advisory Council","allTopics":[],"primaryLanguage":null,"pullRequestCount":1,"issueCount":19,"starsCount":5,"forksCount":22,"license":"Apache License 2.0","participation":[0,0,2,0,0,0,0,0,0,0,2,1,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,1,0,0,0,1,0,1,2,1,1,1,0,0,0,0,1,0,0,0,0,0,0,4,0,0],"lastUpdated":{"hasBeenPushedTo":true,"timestamp":"2024-09-05T23:24:15.207Z"}},{"type":"Public","name":"chisel-interface","owner":"chipsalliance","isFork":false,"description":"The 'missing header' for Chisel","allTopics":[],"primaryLanguage":{"name":"Scala","color":"#c22d40"},"pullRequestCount":0,"issueCount":0,"starsCount":15,"forksCount":0,"license":null,"participation":[0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,1,20,31,24,45,15,33,3,0,0,0,0,0,0,16,5,0,0,0,0,0],"lastUpdated":{"hasBeenPushedTo":true,"timestamp":"2024-09-02T15:02:44.177Z"}},{"type":"Public","name":"amba","owner":"chipsalliance","isFork":false,"description":"","allTopics":[],"primaryLanguage":{"name":"Scala","color":"#c22d40"},"pullRequestCount":0,"issueCount":0,"starsCount":3,"forksCount":1,"license":null,"participation":[0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,1,0,3,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,3,0,0,0],"lastUpdated":{"hasBeenPushedTo":true,"timestamp":"2024-08-30T03:21:23.908Z"}}],"repositoryCount":107,"userInfo":null,"searchable":true,"definitions":[],"typeFilters":[{"id":"all","text":"All"},{"id":"public","text":"Public"},{"id":"source","text":"Sources"},{"id":"fork","text":"Forks"},{"id":"archived","text":"Archived"},{"id":"template","text":"Templates"}],"compactMode":false},"title":"chipsalliance repositories"}