Skip to content
View stineje's full-sized avatar

Highlights

  • Pro

Block or report stineje

Block user

Prevent this user from interacting with your repositories and sending you notifications. Learn more about blocking users.

You must be logged in to block users.

Please don't include any personal information such as legal names or email addresses. Maximum 100 characters, markdown supported. This note will be visible to only you.
Report abuse

Contact GitHub support about this user’s behavior. Learn more about reporting abuse.

Report abuse

Pinned Loading

  1. openhwgroup/cvw openhwgroup/cvw Public

    CORE-V Wally is a configurable RISC-V Processor associated with RISC-V System-on-Chip Design textbook. Contains a 5-stage pipeline, support for A, B, C, D, F, M and Q extensions, and optional cache…

    SystemVerilog 289 200

  2. CharLib CharLib Public

    Open-source repository for a standard-cell library characterizer using complete open-source tools

    Python 22 2

  3. SpringerBookArith04 SpringerBookArith04 Public

    These are files from my 2004 book, "Digital Computer Arithmetic Datapath Design Using Verilog HDL"

    Verilog 2

  4. xchiplogo xchiplogo Public

    This is chiplogo a logo generator for VLSI chips.

    C 2 1

  5. globalfoundries-pdk-libs-gf180mcu_osu_sc globalfoundries-pdk-libs-gf180mcu_osu_sc Public

    Forked from google/globalfoundries-pdk-libs-gf180mcu_osu_sc

    Digital standard cells for GF180MCU provided by Oklahoma State University.

    Tcl 3

  6. Random Random Public

    Create C code to generate a bunch of random hex digits for use with SPICE decks

    C