@@ -9131,21 +9131,16 @@ pub unsafe fn _mm256_maskz_alignr_epi8<const IMM8: i32>(
9131
9131
/// [Intel's documentation](https://software.intel.com/sites/landingpage/IntrinsicsGuide/#text=_mm_mask_alignr_epi8&expand=258)
9132
9132
#[inline]
9133
9133
#[target_feature(enable = "avx512bw,avx512vl")]
9134
- #[rustc_args_required_const (4)]
9135
- #[cfg_attr(test, assert_instr(vpalignr, imm8 = 5))]
9136
- pub unsafe fn _mm_mask_alignr_epi8(
9134
+ #[rustc_legacy_const_generics (4)]
9135
+ #[cfg_attr(test, assert_instr(vpalignr, IMM8 = 5))]
9136
+ pub unsafe fn _mm_mask_alignr_epi8<const IMM8: i32> (
9137
9137
src: __m128i,
9138
9138
k: __mmask16,
9139
9139
a: __m128i,
9140
9140
b: __m128i,
9141
- imm8: i32,
9142
9141
) -> __m128i {
9143
- macro_rules! call {
9144
- ($imm8:expr) => {
9145
- _mm_alignr_epi8(a, b, $imm8)
9146
- };
9147
- }
9148
- let r = constify_imm8_sae!(imm8, call);
9142
+ static_assert_imm8!(IMM8);
9143
+ let r = _mm_alignr_epi8(a, b, IMM8);
9149
9144
transmute(simd_select_bitmask(k, r.as_i8x16(), src.as_i8x16()))
9150
9145
}
9151
9146
@@ -17782,9 +17777,9 @@ mod tests {
17782
17777
unsafe fn test_mm_mask_alignr_epi8() {
17783
17778
let a = _mm_set_epi8(1, 0, 0, 0, 1, 0, 0, 0, 1, 0, 0, 0, 1, 0, 0, 0);
17784
17779
let b = _mm_set1_epi8(1);
17785
- let r = _mm_mask_alignr_epi8(a, 0, a, b, 14 );
17780
+ let r = _mm_mask_alignr_epi8::<14> (a, 0, a, b);
17786
17781
assert_eq_m128i(r, a);
17787
- let r = _mm_mask_alignr_epi8(a, 0b11111111_11111111, a, b, 14 );
17782
+ let r = _mm_mask_alignr_epi8::<14> (a, 0b11111111_11111111, a, b);
17788
17783
let e = _mm_set_epi8(0, 0, 1, 0, 0, 0, 1, 0, 0, 0, 1, 0, 0, 0, 1, 1);
17789
17784
assert_eq_m128i(r, e);
17790
17785
}
0 commit comments